

165-Bump BGA Commercial Temp Industrial Temp

# 144Mb SigmaDDR<sup>TM</sup>-II Burst of 4 SRAM

333 MHz–167 MHz 1.8 V V<sub>DD</sub> 1.8 V and 1.5 V I/O

### Features

- Simultaneous Read and Write SigmaDDR<sup>TM</sup> Interface
- Common I/O bus
- JEDEC-standard pinout and package
- Double Data Rate interface
- Byte Write (x36 and x18) and Nybble Write (x8) function
- Burst of 4 Read and Write
- 1.8 V +100/-100 mV core power supply
- 1.5 V or 1.8 V HSTL Interface
- Pipelined read operation with self-timed Late Write
- Fully coherent read and write pipelines
- ZQ pin for programmable output drive strength
- IEEE 1149.1 JTAG-compliant Boundary Scan
- Pin-compatible with present 9Mb, 18Mb, 36Mb and 72Mb devices
- 165-bump, 15 mm x 17 mm, 1 mm bump pitch BGA package
- RoHS-compliant 165-bump BGA package available

# SigmaDDR<sup>™</sup> Family Overview

The GS81302R08/09/18/36E are built in compliance with the SigmaDDR-II SRAM pinout standard for Common I/O synchronous SRAMs. They are 150,994,944-bit (144Mb) SRAMs. The GS81302R08/09/18/36E SigmaDDR-II SRAMs are just one element in a family of low power, low voltage HSTL I/O SRAMs designed to operate at the speeds needed to implement economical high performance networking systems.

# **Clocking and Addressing Schemes**

The GS81302R08/09/18/36E SigmaDDR-II SRAMs are synchronous devices. They employ two input register clock inputs, K and  $\overline{K}$ . K and  $\overline{K}$  are independent single-ended clock inputs, not differential inputs to a single differential clock input buffer. The device also allows the user to manipulate the output register clock inputs quasi independently with the C and  $\overline{C}$  clock inputs. C and  $\overline{C}$  are also independent single-ended

| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
|---|---|---|---|---|---|---|---|---|---|---|--|
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
|   |   |   |   |   |   |   |   |   |   |   |  |

### Bottom View 165-Bump, 15 mm x 17 mm BGA 1 mm Bump Pitch, 11 x 15 Bump Array

clock inputs, not differential inputs. If the C clocks are tied high, the K clocks are routed internally to fire the output registers instead.

Common I/O x36 and x18 SigmaDDR-II B4 RAMs always transfer data in four packets. When a new address is loaded, A0 and A1 preset an internal 2 bit linear address counter. The counter increments by 1 for each beat of a burst of four data transfer. The counter always wraps to 00 after reaching 11, no matter where it starts.

Common I/O x8 and x9 SigmaDDR-II B4 RAMs always transfer data in four packets. When a new address is loaded, the LSBs are internally set to 0 for the first read or write transfer, and incremented by 1 for the next 3 transfers. Because the LSBs are tied off internally, the address field of a x8/x9 SigmaDDR-II B4 RAM is always two address pins less than the advertised index depth (e.g., the 16M x 9 has a 4M addressable index).

|       | -333    | -300    | -250    | -200    | -167   |
|-------|---------|---------|---------|---------|--------|
| tKHKH | 3.0 ns  | 3.3 ns  | 4.0 ns  | 5.0 ns  | 6.0 ns |
| tKHQV | 0.45 ns | 0.45 ns | 0.45 ns | 0.45 ns | 0.5 ns |

### **Parameter Synopsis**



# Preliminary GS81302R08/09/18/36E-333/300/250/200/167

|   |      |                  |           |                  | 0               |                 | •               |                  |                  |                  |      |
|---|------|------------------|-----------|------------------|-----------------|-----------------|-----------------|------------------|------------------|------------------|------|
|   | 1    | 2                | 3         | 4                | 5               | 6               | 7               | 8                | 9                | 10               | 11   |
| Α | CQ   | SA               | SA        | R/W              | BW2             | ĸ               | BW1             | LD               | SA               | SA               | CQ   |
| В | NC   | DQ27             | DQ18      | SA               | BW3             | К               | BW0             | SA               | NC/SA<br>(288Mb) | NC               | DQ8  |
| С | NC   | NC               | DQ28      | V <sub>SS</sub>  | SA              | SA0             | SA1             | V <sub>SS</sub>  | NC               | DQ17             | DQ7  |
| D | NC   | DQ29             | DQ19      | V <sub>SS</sub>  | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub>  | NC               | NC               | DQ16 |
| Е | NC   | NC               | DQ20      | $V_{DDQ}$        | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>DDQ</sub> | NC               | DQ15             | DQ6  |
| F | NC   | DQ30             | DQ21      | V <sub>DDQ</sub> | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>DDQ</sub> | NC               | NC               | DQ5  |
| G | NC   | DQ31             | DQ22      | $V_{DDQ}$        | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>DDQ</sub> | NC               | NC               | DQ14 |
| Н | Doff | V <sub>REF</sub> | $V_{DDQ}$ | $V_{DDQ}$        | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>DDQ</sub> | V <sub>DDQ</sub> | V <sub>REF</sub> | ZQ   |
| J | NC   | NC               | DQ32      | V <sub>DDQ</sub> | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>DDQ</sub> | NC               | DQ13             | DQ4  |
| К | NC   | NC               | DQ23      | V <sub>DDQ</sub> | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>DDQ</sub> | NC               | DQ12             | DQ3  |
| L | NC   | DQ33             | DQ24      | $V_{DDQ}$        | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>DDQ</sub> | NC               | NC               | DQ2  |
| М | NC   | NC               | DQ34      | V <sub>SS</sub>  | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub>  | NC               | DQ11             | DQ1  |
| N | NC   | DQ35             | DQ25      | V <sub>SS</sub>  | SA              | SA              | SA              | V <sub>SS</sub>  | NC               | NC               | DQ10 |
| Ρ | NC   | NC               | DQ26      | SA               | SA              | С               | SA              | SA               | NC               | DQ9              | DQ0  |
| R | TDO  | ТСК              | SA        | SA               | SA              | C               | SA              | SA               | SA               | TMS              | TDI  |

# 4M x 36 SigmaDDR-II SRAM—Top View

11 x 15 Bump BGA—13 x 15 mm<sup>2</sup> Body—1 mm Bump Pitch

#### Notes:

1. BW0 controls writes to DQ0:DQ8; BW1 controls writes to DQ9:DQ17; BW2 controls writes to DQ18:DQ26; BW3 controls writes to DQ27:DQ35.

2. B9 is the expansion address.



|   | 1    | 2                | 3                | 4                | 5                | 6               | 7               | 8                | 9         | 10               | 11  |
|---|------|------------------|------------------|------------------|------------------|-----------------|-----------------|------------------|-----------|------------------|-----|
| Α | CQ   | SA               | SA               | R/W              | BW1              | ĸ               | SA              | LD               | SA        | SA               | CQ  |
| В | NC   | DQ9              | NC               | SA               | NC/SA<br>(288Mb) | К               | BW0             | SA               | NC        | NC               | DQ8 |
| С | NC   | NC               | NC               | V <sub>SS</sub>  | SA               | SA0             | SA1             | V <sub>SS</sub>  | NC        | DQ7              | NC  |
| D | NC   | NC               | DQ10             | V <sub>SS</sub>  | V <sub>SS</sub>  | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub>  | NC        | NC               | NC  |
| Е | NC   | NC               | DQ11             | V <sub>DDQ</sub> | V <sub>SS</sub>  | V <sub>SS</sub> | V <sub>SS</sub> | $V_{DDQ}$        | NC        | NC               | DQ6 |
| F | NC   | DQ12             | NC               | V <sub>DDQ</sub> | V <sub>DD</sub>  | V <sub>SS</sub> | V <sub>DD</sub> | $V_{DDQ}$        | NC        | NC               | DQ5 |
| G | NC   | NC               | DQ13             | $V_{DDQ}$        | V <sub>DD</sub>  | V <sub>SS</sub> | V <sub>DD</sub> | $V_{DDQ}$        | NC        | NC               | NC  |
| Н | Doff | V <sub>REF</sub> | V <sub>DDQ</sub> | V <sub>DDQ</sub> | V <sub>DD</sub>  | V <sub>SS</sub> | V <sub>DD</sub> | $V_{DDQ}$        | $V_{DDQ}$ | V <sub>REF</sub> | ZQ  |
| J | NC   | NC               | NC               | V <sub>DDQ</sub> | V <sub>DD</sub>  | V <sub>SS</sub> | V <sub>DD</sub> | $V_{DDQ}$        | NC        | DQ4              | NC  |
| К | NC   | NC               | DQ14             | V <sub>DDQ</sub> | V <sub>DD</sub>  | V <sub>SS</sub> | V <sub>DD</sub> | $V_{DDQ}$        | NC        | NC               | DQ3 |
| L | NC   | DQ15             | NC               | V <sub>DDQ</sub> | V <sub>SS</sub>  | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>DDQ</sub> | NC        | NC               | DQ2 |
| М | NC   | NC               | NC               | V <sub>SS</sub>  | V <sub>SS</sub>  | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub>  | NC        | DQ1              | NC  |
| N | NC   | NC               | DQ16             | V <sub>SS</sub>  | SA               | SA              | SA              | V <sub>SS</sub>  | NC        | NC               | NC  |
| Ρ | NC   | NC               | DQ17             | SA               | SA               | С               | SA              | SA               | NC        | NC               | DQ0 |
| R | TDO  | тск              | SA               | SA               | SA               | C               | SA              | SA               | SA        | TMS              | TDI |

11 x 15 Bump BGA—13 x 15 mm<sup>2</sup> Body—1 mm Bump Pitch

### Notes:

1. BW0 controls writes to DQ0:DQ8; BW1 controls writes to DQ9:DQ17.

2. B5 is the expansion address.



# Preliminary GS81302R08/09/18/36E-333/300/250/200/167

16M x 9 SigmaDDR-II SRAM—Top View

|   | 1    | 2                | 3                | 4                | 5                | 6               | 7               | 8                | 9                | 10               | 11  |
|---|------|------------------|------------------|------------------|------------------|-----------------|-----------------|------------------|------------------|------------------|-----|
| Α | CQ   | SA               | SA               | R/W              | NC               | ĸ               | SA              | LD               | SA               | SA               | CQ  |
| В | NC   | NC               | NC               | SA               | NC/SA<br>(288Mb) | K               | BW0             | SA               | NC               | NC               | DQ4 |
| С | NC   | NC               | NC               | V <sub>SS</sub>  | SA               | NC              | SA              | V <sub>SS</sub>  | NC               | NC               | NC  |
| D | NC   | NC               | NC               | V <sub>SS</sub>  | V <sub>SS</sub>  | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub>  | NC               | NC               | NC  |
| Е | NC   | NC               | DQ5              | V <sub>DDQ</sub> | V <sub>SS</sub>  | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>DDQ</sub> | NC               | NC               | DQ3 |
| F | NC   | NC               | NC               | $V_{DDQ}$        | V <sub>DD</sub>  | V <sub>SS</sub> | V <sub>DD</sub> | $V_{DDQ}$        | NC               | NC               | NC  |
| G | NC   | NC               | DQ6              | V <sub>DDQ</sub> | V <sub>DD</sub>  | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>DDQ</sub> | NC               | NC               | NC  |
| Н | Doff | V <sub>REF</sub> | V <sub>DDQ</sub> | V <sub>DDQ</sub> | V <sub>DD</sub>  | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>DDQ</sub> | V <sub>DDQ</sub> | V <sub>REF</sub> | ZQ  |
| J | NC   | NC               | NC               | V <sub>DDQ</sub> | V <sub>DD</sub>  | V <sub>SS</sub> | V <sub>DD</sub> | $V_{DDQ}$        | NC               | DQ2              | NC  |
| К | NC   | NC               | NC               | V <sub>DDQ</sub> | V <sub>DD</sub>  | V <sub>SS</sub> | V <sub>DD</sub> | $V_{DDQ}$        | NC               | NC               | NC  |
| L | NC   | DQ7              | NC               | V <sub>DDQ</sub> | V <sub>SS</sub>  | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>DDQ</sub> | NC               | NC               | DQ1 |
| М | NC   | NC               | NC               | V <sub>SS</sub>  | V <sub>SS</sub>  | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub>  | NC               | NC               | NC  |
| N | NC   | NC               | NC               | V <sub>SS</sub>  | SA               | SA              | SA              | V <sub>SS</sub>  | NC               | NC               | NC  |
| Ρ | NC   | NC               | DQ8              | SA               | SA               | С               | SA              | SA               | NC               | NC               | DQ0 |
| R | TDO  | ТСК              | SA               | SA               | SA               | C               | SA              | SA               | SA               | TMS              | TDI |

11 x 15 Bump BGA—13 x 15 mm<sup>2</sup> Body—1 mm Bump Pitch

### Notes:

1. Unlike the x36 and x18 versions of this device, the x8 and x9 versions do not give the user access to A0 and A1. SA0 and SA1 are set to 0 at the beginning of each access.

2.  $\overline{BW0}$  controls writes to DQ0:DQ8.

3. B5 is the expansion address.



# Preliminary GS81302R08/09/18/36E-333/300/250/200/167

### 16M x 8 SigmaDDR-II SRAM—Top View

|   | 1    | 2                | 3                | 4                | 5                | 6               | 7               | 8                | 9                | 10               | 11  |
|---|------|------------------|------------------|------------------|------------------|-----------------|-----------------|------------------|------------------|------------------|-----|
| Α | CQ   | SA               | SA               | R/W              | NW1              | ĸ               | SA              | LD               | SA               | SA               | CQ  |
| В | NC   | NC               | NC               | SA               | NC/SA<br>(288Mb) | K               | NW0             | SA               | NC               | NC               | DQ3 |
| С | NC   | NC               | NC               | V <sub>SS</sub>  | SA               | NC              | SA              | V <sub>SS</sub>  | NC               | NC               | NC  |
| D | NC   | NC               | NC               | V <sub>SS</sub>  | V <sub>SS</sub>  | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub>  | NC               | NC               | NC  |
| Е | NC   | NC               | DQ4              | V <sub>DDQ</sub> | V <sub>SS</sub>  | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>DDQ</sub> | NC               | NC               | DQ2 |
| F | NC   | NC               | NC               | V <sub>DDQ</sub> | V <sub>DD</sub>  | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>DDQ</sub> | NC               | NC               | NC  |
| G | NC   | NC               | DQ5              | V <sub>DDQ</sub> | V <sub>DD</sub>  | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>DDQ</sub> | NC               | NC               | NC  |
| Н | Doff | V <sub>REF</sub> | V <sub>DDQ</sub> | V <sub>DDQ</sub> | V <sub>DD</sub>  | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>DDQ</sub> | V <sub>DDQ</sub> | V <sub>REF</sub> | ZQ  |
| J | NC   | NC               | NC               | V <sub>DDQ</sub> | V <sub>DD</sub>  | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>DDQ</sub> | NC               | DQ1              | NC  |
| К | NC   | NC               | NC               | V <sub>DDQ</sub> | V <sub>DD</sub>  | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>DDQ</sub> | NC               | NC               | NC  |
| L | NC   | DQ6              | NC               | V <sub>DDQ</sub> | V <sub>SS</sub>  | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>DDQ</sub> | NC               | NC               | DQ0 |
| М | NC   | NC               | NC               | V <sub>SS</sub>  | V <sub>SS</sub>  | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub>  | NC               | NC               | NC  |
| N | NC   | NC               | NC               | V <sub>SS</sub>  | SA               | SA              | SA              | V <sub>SS</sub>  | NC               | NC               | NC  |
| Ρ | NC   | NC               | DQ7              | SA               | SA               | С               | SA              | SA               | NC               | NC               | NC  |
| R | TDO  | ТСК              | SA               | SA               | SA               | C               | SA              | SA               | SA               | TMS              | TDI |

# 11 x 15 Bump BGA—13 x 15 mm<sup>2</sup> Body—1 mm Bump Pitch

#### Notes:

- 1. Unlike the x36 and x18 versions of this device, the x8 and x9 versions do not give the user access to A0 and A1. SA0 and SA1 are set to 0 at the beginning of each access.
- 2. NW0 controls writes to DQ0:DQ3; NW1 controls writes to DQ4:DQ7.
- 3. B5 is the expansion address.



# **Pin Description Table**

| Symbol           | Description                     | Туре         | Comments                               |
|------------------|---------------------------------|--------------|----------------------------------------|
| SA               | Synchronous Address Inputs      | Input        | _                                      |
| R/W              | Synchronous Read/Write          | Input        | Read: Active High<br>Write: Active Low |
| BW0-BW3          | Synchronous Byte Writes         | Input        | Active Low x18/x36 only                |
| NW0-NW1          | Nybble Write Control Pin        | Input        | Active Low<br>x8 only                  |
| LD               | Synchronous Load Pin            | Input        | Active Low                             |
| К                | Input Clock                     | Input        | Active High                            |
| K                | Input Clock                     | Input        | Active Low                             |
| С                | Output Clock                    | Input        | Active High                            |
| C                | Output Clock                    | Input        | Active Low                             |
| TMS              | Test Mode Select                | Input        | _                                      |
| TDI              | Test Data Input                 | Input        | _                                      |
| ТСК              | Test Clock Input                | Input        | —                                      |
| TDO              | Test Data Output                | Output       | —                                      |
| V <sub>REF</sub> | HSTL Input Reference Voltage    | Input        | —                                      |
| ZQ               | Output Impedance Matching Input | Input        | _                                      |
| MCL              | Must Connect Low                | -            | _                                      |
| DQ               | Data I/O                        | Input/Output | Three State                            |
| Doff             | Disable DLL when low            | Input        | Active Low                             |
| CQ               | Output Echo Clock               | Output       | _                                      |
| CQ               | Output Echo Clock               | Output       | _                                      |
| V <sub>DD</sub>  | Power Supply                    | Supply       | 1.8 V Nominal                          |
| V <sub>DDQ</sub> | Isolated Output Buffer Supply   | Supply       | 1.8 V or 1.5 V Nominal                 |
| V <sub>SS</sub>  | Power Supply: Ground            | Supply       | _                                      |
| NC               | No Connect                      |              | _                                      |

Note:

NC = Not Connected to die or any other pin



### Background

Common I/O SRAMs, from a system architecture point of view, are attractive in read dominated or block transfer applications. Therefore, the SigmaDDR-II SRAM interface and truth table are optimized for burst reads and writes. Common I/O SRAMs are unpopular in applications where alternating reads and writes are needed because bus turnaround delays can cut high speed Common I/O SRAM data bandwidth in half.

### **Burst Operations**

Read and write operations are "burst" operations. In every case where a read or write command is accepted by the SRAM, it will respond by issuing or accepting four beats of data, executing a data transfer on subsequent rising edges of K and K#, as illustrated in the timing diagrams. It is not possible to stop a burst once it starts. Four beats of data are always transferred. This means that it is possible to load new addresses every other K clock cycle. Addresses can be loaded less often, if intervening deselect cycles are inserted.

### **Deselect Cycles**

Chip Deselect commands are pipelined to the same degree as read commands. This means that if a deselect command is applied to the SRAM on the next cycle after a read command captured by the SRAM, the device will complete the four beat read data transfer and then execute the deselect command, returning the output drivers to high-Z.A high on the LD# pin prevents the RAM from loading read or write command inputs and puts the RAM into deselect mode as soon as it completes all outstanding burst transfer operations.

### SigmaDDR-II Burst of 4 SRAM Read Cycles

The status of the Address, LD# and R/W# pins are evaluated on the rising edge of K. Because the device executes a four beat burst transfer in response to a read command, if the previous command captured was a read or write command, the Address,  $\overline{\text{LD}}$  and R/ $\overline{\text{W}}$  pins are ignored. If the previous command captured was a deselect, the control pin status is checked. The SRAM executes pipelined reads. The read command is clocked into the SRAM by a rising edge of K. After the next rising edge of K, the SRAM produces data out in response to the next rising edge of  $\overline{\text{C}}$  (or the next rising edge of  $\overline{\text{K}}$ , if C and  $\overline{\text{C}}$  are tied high). The second beat of data is transferred on the next rising edge of C, then on the next rising edge of  $\overline{\text{C}}$  and finally on the next rising edge of C, for a total of four transfers per address load.

# SigmaDDR-II Burst of 4 SRAM Write Cycles

The status of the Address,  $\overline{\text{LD}}$  and  $\overline{\text{R/W}}$  pins are evaluated on the rising edge of K. Because the device executes a four beat burst transfer in response to a write command, if the previous command captured was a read or write command, the Address,  $\overline{\text{LD}}$  and  $\overline{\text{R/W}}$  pins are ignored at the next rising edge of K. If the previous command captured was a deselect, the control pin status is checked. The SRAM executes "late write" data transfers. Data in is due at the device inputs on the rising edge of K following the rising edge of K clock used to clock in the write command and the write address. To complete the remaining three beats of the burst of four write transfer the SRAM captures data in on the next rising edge of  $\overline{\text{K}}$ , the following rising edge of K and finally on the next rising edge of  $\overline{\text{K}}$ , for a total of four transfers per address load.



#### Power-Up Sequence for SigmaDDR-II SRAMs

SigmaDDR-II SRAMs must be powered-up in a specific sequence in order to avoid undefined operations.

#### Power-Up Sequence

- 1. Power-up and maintain  $\overline{\text{Doff}}$  at low state.
  - 1a. Apply V<sub>DD</sub>.
  - 1b. Apply V<sub>DDQ</sub>.
  - 1c. Apply  $V_{REF}$  (may also be applied at the same time as  $V_{DDO}$ ).
- 2. After power is achieved and clocks (K,  $\overline{K}$ , C,  $\overline{C}$ ) are stablized, change  $\overline{\text{Doff}}$  to high.

3. An additional 1024 clock cycles are required to lock the DLL after it has been enabled.

#### Note:

The DLL may be reset by driving the Doff pin low or by stopping the K clocks for at least 30 ns. 1024 cycles of clean K clocks are always required to relock the DLL after reset.

#### **DLL Constraints**

- The DLL synchronizes to either K or C clock. These clocks should have low phase jitter ( $t_{KCVar}$ ).
- The DLL cannot operate at a frequency lower than that specified by the t<sub>KHKH</sub> maximum specification for the desired operating clock frequency.
- If the incoming clock is not stablized when DLL is enabled, the DLL may lock on the wrong frequency and cause undefined errors or failures during the initial stage.

#### Note:

If the frequency is changed, DLL reset is required. After reset, a minimum of 1024 cycles is required for DLL lock.

### **Special Functions**

#### Byte Write and Nybble Write Control

Byte Write Enable pins are sampled at the same time that Data In is sampled. A high on the Byte Write Enable pin associated with a particular byte (e.g.,  $\overline{BW0}$  controls D0–D8 inputs) will inhibit the storage of that particular byte, leaving whatever data may be stored at the current address at that byte location undisturbed. Any or all of the Byte Write Enable pins may be driven high or low during the data in sample times in a write sequence.

Each write enable command and write address loaded into the RAM provides the base address for a 4 beat data transfer. The x18 version of the RAM, for example, may write 72 bits in association with each address loaded. Any 9-bit byte may be masked in any write sequence.

Nybble Write (4-bit) write control is implemented on the 8-bit-wide version of the device. For the x8 version of the device, "Nybble Write Enable" and " $\overline{NBx}$ " may be substituted in all the discussion above.

### Example x18 RAM Write Sequence using Byte Write Enables

| Data In Sample Time | mple Time <u>BW0</u> <u>BW1</u> D0–D8 |   | D0–D8      | D9–D17     |
|---------------------|---------------------------------------|---|------------|------------|
| Beat 1              | 0                                     | 1 | Data In    | Don't Care |
| Beat 2              | 1                                     | 0 | Don't Care | Data In    |
| Beat 3              | 0                                     | 0 | Data In    | Data In    |
| Beat 4              | 1                                     | 0 | Don't Care | Data In    |

### **Resulting Write Operation**

| Byte 1<br>D0–D8 | Byte 2<br>D9–D17 |
|-----------------|------------------|-----------------|------------------|-----------------|------------------|-----------------|------------------|
| Written         | Unchanged        | Unchanged       | Written          | Written         | Written          | Unchanged       | Written          |
| Bea             | Beat 1 Beat      |                 | at 2             | Bea             | at 3             | Bea             | at 4             |

Rev: 1.01a 6/2010 8/36 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.



#### **Output Register Control**

SigmaDDR-II SRAMs offer two mechanisms for controlling the output data registers. Typically, control is handled by the Output Register Clock inputs, C and  $\overline{C}$ . The Output Register Clock inputs can be used to make small phase adjustments in the firing of the output registers by allowing the user to delay driving data out as much as a few nanoseconds beyond the next rising edges of the K and  $\overline{K}$  clocks. If the C and  $\overline{C}$  clock inputs isare tied high, the RAM reverts to K and  $\overline{K}$  control of the outputs, allowing the RAM to function as a conventional pipelined read SRAM.

#### FLXDrive-II Output Driver Impedance Control

HSTL I/O SigmaDDR-II SRAMs are supplied with programmable impedance output drivers. The ZQ pin must be connected to  $V_{SS}$  via an external resistor, RQ, to allow the SRAM to monitor and adjust its output driver impedance. The value of RQ must be 5X the value of the desired RAM output impedance at mid-rail. The allowable range of RQ to guarantee impedance matching continuously is between 175 $\Omega$  and 350 $\Omega$ . Periodic readjustment of the output driver impedance is necessary as the impedance is affected by drifts in supply voltage and temperature. The SRAM's output impedance circuitry compensates for drifts in supply voltage and temperature periodically triggers an impedance evaluation, resets and counts again. Each impedance evaluation may move the output driver impedance level one step at a time towards the optimum level. The output drivers implemented with discrete binary weighted impedance steps is implemented with discrete binary weighted impedance steps.



# Example Four Bank Depth Expansion Schematic



Note:

For simplicity  $\overline{\text{BWn}}$  (or  $\overline{\text{NWn}}$ ),  $\overline{\text{K}}$ , and  $\overline{\text{C}}$  are not shown.

### Common I/O SigmaDDR-II Burst of 4 SRAM Truth Table

| к  | LD | R/W |       | DQ    |       |       |           |  |  |
|----|----|-----|-------|-------|-------|-------|-----------|--|--|
| n. | LD |     | A + 0 | A + 1 | A + 2 | A + 3 | Operation |  |  |



# Common I/O SigmaDDR-II Burst of 4 SRAM Truth Table

| $\uparrow$ | 1 | х | Hi-Z                                      | Hi-Z                                         | Hi-Z                                                 | Hi-Z                                         | Deselect |
|------------|---|---|-------------------------------------------|----------------------------------------------|------------------------------------------------------|----------------------------------------------|----------|
| ↑          | 0 | 0 | D@K <sub>n+1</sub>                        | D@K <sub>n+1</sub>                           | D@K <sub>n+2</sub>                                   | D@K <sub>n+2</sub>                           | Write    |
| ↑          | 0 | 1 | $Q@\overline{K}_{n+1}$<br>or<br>$C_{n+1}$ | Q@K <sub>n+2</sub><br>or<br>C <sub>n+2</sub> | $Q@\overline{K}_{n+2}$<br>or<br>$\overline{C}_{n+2}$ | Q@K <sub>n+3</sub><br>or<br>C <sub>n+3</sub> | Read     |

Note:

Q is controlled by K clocks if C clocks are not used.

### Burst of 4 Byte Write Clock Truth Table

| BW                         | BW                        | BW                         | BW                                 | Current Operation                                                     | D                          | D                          | D                          | D                           |
|----------------------------|---------------------------|----------------------------|------------------------------------|-----------------------------------------------------------------------|----------------------------|----------------------------|----------------------------|-----------------------------|
| K ↑<br>(t <sub>n+1</sub> ) | ₩<br>(t <sub>n+1½</sub> ) | K ↑<br>(t <sub>n+2</sub> ) | <b>κ</b> ↑<br>(t <sub>n+2½</sub> ) | K ↑<br>(t <sub>n</sub> )                                              | K ↑<br>(t <sub>n+1</sub> ) | ⊼↑<br>(t <sub>n+1½</sub> ) | K ↑<br>(t <sub>n+2</sub> ) | ⊼ ↑<br>(t <sub>n+2½</sub> ) |
| Т                          | Т                         | Т                          | Т                                  | Write<br>Dx stored if $\overline{BWn} = 0$ in all four data transfers | D0                         | D2                         | D3                         | D4                          |
| Т                          | F                         | F                          | F                                  | Write<br>Dx stored if $\overline{BWn} = 0$ in 1st data transfer only  | D0                         | Х                          | Х                          | Х                           |
| F                          | Т                         | F                          | F                                  | Write<br>Dx stored if $\overline{BWn} = 0$ in 2nd data transfer only  | х                          | D1                         | Х                          | Х                           |
| F                          | F                         | Т                          | F                                  | Write<br>Dx stored if $\overline{BWn} = 0$ in 3rd data transfer only  | Х                          | Х                          | D2                         | Х                           |
| F                          | F                         | F                          | Т                                  | Write<br>Dx stored if $\overline{BWn} = 0$ in 4th data transfer only  | х                          | Х                          | х                          | D3                          |
| F                          | F                         | F                          | F                                  | Write Abort<br>No Dx stored in any of the four data transfers         | х                          | Х                          | х                          | Х                           |

#### Notes:

1. "1" = input "high"; "0" = input "low"; "X" = input "don't care"; "T" = input "true"; "F" = input "false". 2. If one or more  $\overline{BWn} = 0$ , then  $\overline{BW} = "T"$ , else  $\overline{BW} = "F"$ .



### Burst of 4 Nybble Write Clock Truth Table

| NW                         | NW                        | NW                         | NW                        | Current Operation                                                     | D                          | D                          | D                          | D                          |
|----------------------------|---------------------------|----------------------------|---------------------------|-----------------------------------------------------------------------|----------------------------|----------------------------|----------------------------|----------------------------|
| К ↑<br>(t <sub>n+1</sub> ) | ₩<br>(t <sub>n+1½</sub> ) | K ↑<br>(t <sub>n+2</sub> ) | ₩<br>(t <sub>n+2½</sub> ) | K ↑<br>(t <sub>n</sub> )                                              | K ↑<br>(t <sub>n+1</sub> ) | ⊼↑<br>(t <sub>n+1½</sub> ) | K ↑<br>(t <sub>n+2</sub> ) | ⊼↑<br>(t <sub>n+2½</sub> ) |
| Т                          | Т                         | Т                          | Т                         | Write<br>Dx stored if $\overline{NWn} = 0$ in all four data transfers | D0                         | D2                         | D3                         | D4                         |
| Т                          | F                         | F                          | F                         | Write<br>Dx stored if $\overline{NWn} = 0$ in 1st data transfer only  | D0                         | Х                          | Х                          | Х                          |
| F                          | Т                         | F                          | F                         | Write Dx stored if $\overline{NWn} = 0$ in 2nd data transfer only     | х                          | D1                         | Х                          | Х                          |
| F                          | F                         | Т                          | F                         | Write<br>Dx stored if $\overline{NWn} = 0$ in 3rd data transfer only  | х                          | Х                          | D2                         | Х                          |
| F                          | F                         | F                          | Т                         | Write<br>Dx stored if $\overline{NWn} = 0$ in 4th data transfer only  | х                          | Х                          | Х                          | D3                         |
| F                          | F                         | F                          | F                         | Write Abort<br>No Dx stored in any of the four data transfers         | х                          | Х                          | Х                          | Х                          |

#### Notes:

1. "1" = input "high"; "0" = input "low"; "X" = input "don't care"; "T" = input "true"; "F" = input "false". 2. If one or more  $\overline{NWn} = 0$ , then  $\overline{NW} = "T"$ , else  $\overline{NW} = "F"$ .





# x36 Byte Write Enable (BWn) Truth Table

| BW0 | BW1 | BW2 | BW3 | D0–D8      | D9–D17     | D18–D26    | D27–D35    |
|-----|-----|-----|-----|------------|------------|------------|------------|
| 1   | 1   | 1   | 1   | Don't Care | Don't Care | Don't Care | Don't Care |
| 0   | 1   | 1   | 1   | Data In    | Don't Care | Don't Care | Don't Care |
| 1   | 0   | 1   | 1   | Don't Care | Data In    | Don't Care | Don't Care |
| 0   | 0   | 1   | 1   | Data In    | Data In    | Don't Care | Don't Care |
| 1   | 1   | 0   | 1   | Don't Care | Don't Care | Data In    | Don't Care |
| 0   | 1   | 0   | 1   | Data In    | Don't Care | Data In    | Don't Care |
| 1   | 0   | 0   | 1   | Don't Care | Data In    | Data In    | Don't Care |
| 0   | 0   | 0   | 1   | Data In    | Data In    | Data In    | Don't Care |
| 1   | 1   | 1   | 0   | Don't Care | Don't Care | Don't Care | Data In    |
| 0   | 1   | 1   | 0   | Data In    | Don't Care | Don't Care | Data In    |
| 1   | 0   | 1   | 0   | Don't Care | Data In    | Don't Care | Data In    |
| 0   | 0   | 1   | 0   | Data In    | Data In    | Don't Care | Data In    |
| 1   | 1   | 0   | 0   | Don't Care | Don't Care | Data In    | Data In    |
| 0   | 1   | 0   | 0   | Data In    | Don't Care | Data In    | Data In    |
| 1   | 0   | 0   | 0   | Don't Care | Data In    | Data In    | Data In    |
| 0   | 0   | 0   | 0   | Data In    | Data In    | Data In    | Data In    |

# x18 Byte Write Enable (BWn) Truth Table

| BW0 | BW1 | D0–D8      | D9–D17     |  |
|-----|-----|------------|------------|--|
| 1   | 1   | Don't Care | Don't Care |  |
| 0   | 1   | Data In    | Don't Care |  |
| 1   | 0   | Don't Care | Data In    |  |
| 0   | 0   | Data In    | Data In    |  |

# x8 Nybble Write Enable (NWn) Truth Table

| NW0 | NW1 | D0–D3      | D4–D7      |  |
|-----|-----|------------|------------|--|
| 1   | 1   | Don't Care | Don't Care |  |
| 0   | 1   | Data In    | Don't Care |  |
| 1   | 0   | Don't Care | Data In    |  |
| 0   | 0   | Data In    | Data In    |  |



### **Burst of 4 State Diagram**



#### Notes:

- 1. The internal burst address counter is a 4-bit linear counter (i.e., when first address is A0, next internal burst address is A0+1).
- 2. "READ" refers to read active status with R/W = High, "WRITE" refers to write inactive status with R/W = Low.
- 3. "LOAD" refers to read new address active status with  $\overline{LD} = Low$ , "LOAD" refers to read new address inactive status with  $\overline{LD} = High$ .



### **Absolute Maximum Ratings**

(All voltages reference to  $V_{SS}$ )

| Symbol           | Description                      | Value                                              | Unit  |
|------------------|----------------------------------|----------------------------------------------------|-------|
| V <sub>DD</sub>  | Voltage on V <sub>DD</sub> Pins  | -0.5 to 2.9                                        | V     |
| V <sub>DDQ</sub> | Voltage in V <sub>DDQ</sub> Pins | –0.5 to V <sub>DD</sub>                            | V     |
| V <sub>REF</sub> | Voltage in V <sub>REF</sub> Pins | –0.5 to V <sub>DDQ</sub>                           | V     |
| V <sub>I/O</sub> | Voltage on I/O Pins              | –0.5 to V <sub>DDQ</sub> +0.5 ( $\leq$ 2.9 V max.) | V     |
| V <sub>IN</sub>  | Voltage on Other Input Pins      | –0.5 to V <sub>DDQ</sub> +0.5 ( $\leq$ 2.9 V max.) | V     |
| I <sub>IN</sub>  | Input Current on Any Pin         | +/-100                                             | mA dc |
| I <sub>OUT</sub> | Output Current on Any I/O Pin    | +/-100                                             | mA dc |
| Tj               | Maximum Junction Temperature     | 125                                                | 0C    |
| T <sub>STG</sub> | Storage Temperature              | -55 to 125                                         | Oo    |

#### Note:

Permanent damage to the device may occur if the Absolute Maximum Ratings are exceeded. Operation should be restricted to Recommended Operating Conditions. Exposure to conditions exceeding the Recommended Operating Conditions, for an extended period of time, may affect reliability of this component.

### **Recommended Operating Conditions**

### **Power Supplies**

| Parameter          | Symbol           | Min. | Тур. | Max.            | Unit |
|--------------------|------------------|------|------|-----------------|------|
| Supply Voltage     | V <sub>DD</sub>  | 1.7  | 1.8  | 1.9             | V    |
| I/O Supply Voltage | V <sub>DDQ</sub> | 1.4  | -    | V <sub>DD</sub> | V    |
| Reference Voltage  | V <sub>REF</sub> | 0.68 |      | 0.95            | V    |

#### Notes:

1. Unless otherwise noted, all performance specifications quoted are evaluated for worst case at both  $1.4 \text{ V} \le \text{V}_{\text{DDQ}} \le 1.6 \text{ V}$  (i.e., 1.5 V I/O) and  $1.7 \text{ V} \le \text{V}_{\text{DDQ}} \le 1.9 \text{ V}$  (i.e., 1.8 V I/O) and quoted at whichever condition is worst case.

2. The power supplies need to be powered up simultaneously or in the following sequence: V<sub>DD</sub>, V<sub>DDQ</sub>, V<sub>REF</sub>, followed by signal inputs. The power down sequence must be the reverse. V<sub>DD</sub> must not exceed V<sub>DD</sub>.

### **Operating Temperature**

| Parameter                                          | Symbol         | Min. | Тур. | Max. | Unit |
|----------------------------------------------------|----------------|------|------|------|------|
| Ambient Temperature<br>(Commercial Range Versions) | T <sub>A</sub> | 0    | 25   | 70   | °C   |
| Ambient Temperature<br>(Industrial Range Versions) | T <sub>A</sub> | -40  | 25   | 85   | °C   |



### HSTL I/O DC Input Characteristics

| Parameter           | Symbol               | Min                     | Мах                      | Units | Notes |
|---------------------|----------------------|-------------------------|--------------------------|-------|-------|
| DC Input Logic High | V <sub>IH</sub> (dc) | V <sub>REF</sub> + 0.10 | V <sub>DDQ</sub> + 0.3 V | V     | 1     |
| DC Input Logic Low  | V <sub>IL</sub> (dc) | –0.3 V                  | V <sub>REF</sub> – 0.10  | V     | 1     |

Notes:

- 1. Compatible with both 1.8 V and 1.5 V I/O drivers
- These are DC test criteria. DC design criteria is V<sub>REF</sub> ± 50 mV. The AC V<sub>IH</sub>/V<sub>IL</sub> levels are defined separately for measuring timing parameters.
- 3.  $V_{IL}$  (Min) DC = -0.3 V,  $V_{II}$  (Min) AC = -1.5 V (pulse width  $\leq$  3 ns).
- 4.  $V_{IH}$  (Max) DC =  $V_{DDQ}$  + 0.3 V,  $V_{IH}$ (Max) AC =  $V_{DDQ}$  + 0.85 V (pulse width  $\leq$  3 ns).

### HSTL I/O AC Input Characteristics

| Parameter                                | Symbol                | Min                     | Max                      | Units | Notes |
|------------------------------------------|-----------------------|-------------------------|--------------------------|-------|-------|
| AC Input Logic High                      | V <sub>IH</sub> (ac)  | V <sub>REF</sub> + 0.20 | -                        | V     | 2,3   |
| AC Input Logic Low                       | V <sub>IL</sub> (ac)  | —                       | V <sub>REF</sub> – 0.20  | V     | 2,3   |
| V <sub>REF</sub> Peak-to-Peak AC Voltage | V <sub>REF</sub> (ac) | —                       | 5% V <sub>REF</sub> (DC) | V     | 1     |

Notes:

1. The peak-to-peak AC component superimposed on V<sub>REF</sub> may not exceed 5% of the DC component of V<sub>REF</sub>.

2. To guarantee AC characteristics,  $V_{IH}$ ,  $V_{IL}$ , Trise, and Tfall of inputs and clocks must be within 10% of each other.

3. For devices supplied with HSTL I/O input buffers. Compatible with both 1.8 V and 1.5 V I/O drivers.



### **Overshoot Measurement and Timing**



### Capacitance

 $(T_A = 25^{\circ}C, f = 1 \text{ MHz}, V_{DD} = 1.8 \text{ V})$ 

| Parameter          | Symbol           | Test conditions        | Тур. | Max. | Unit |
|--------------------|------------------|------------------------|------|------|------|
| Input Capacitance  | C <sub>IN</sub>  | V <sub>IN</sub> = 0 V  | 4    | 5    | pF   |
| Output Capacitance | C <sub>OUT</sub> | V <sub>OUT</sub> = 0 V | 6    | 7    | pF   |
| Clock Capacitance  | C <sub>CLK</sub> | —                      | 5    | 6    | pF   |

Note:

This parameter is sample tested.



### **AC Test Conditions**

| Parameter              | Conditions          |
|------------------------|---------------------|
| Input high level       | V <sub>DDQ</sub>    |
| Input low level        | 0 V                 |
| Max. input slew rate   | 2 V/ns              |
| Input reference level  | V <sub>DDQ</sub> /2 |
| Output reference level | V <sub>DDQ</sub> /2 |

#### Note:

Test conditions as specified with output loading as shown unless otherwise noted.

### AC Test Load Diagram



$$\begin{split} RQ &= 250 \; \Omega \; (\text{HSTL I/O}) \\ V_{\text{REF}} &= 0.75 \; \text{V} \end{split}$$

### Input and Output Leakage Characteristics

| Parameter                                   | Symbol               | Test Conditions                                             | Min.   | Max  |
|---------------------------------------------|----------------------|-------------------------------------------------------------|--------|------|
| Input Leakage Current<br>(except mode pins) | I <sub>IL</sub>      | V <sub>IN</sub> = 0 to V <sub>DDQ</sub>                     | -2 uA  | 2 uA |
| Doff                                        | I <sub>IL</sub> DOFF | V <sub>IN</sub> = 0 to V <sub>DDQ</sub>                     | –20 uA | 2 uA |
| Output Leakage Current                      | I <sub>OL</sub>      | Output Disable,<br>V <sub>OUT</sub> = 0 to V <sub>DDQ</sub> | -2 uA  | 2 uA |



### Programmable Impedance HSTL Output Driver DC Electrical Characteristics

| Parameter           | Symbol           | Min.                   | Max.                | Units | Notes |
|---------------------|------------------|------------------------|---------------------|-------|-------|
| Output High Voltage | V <sub>OH1</sub> | V <sub>DDQ</sub> /2    | V <sub>DDQ</sub>    | V     | 1, 3  |
| Output Low Voltage  | V <sub>OL1</sub> | Vss                    | V <sub>DDQ</sub> /2 | V     | 2, 3  |
| Output High Voltage | V <sub>OH2</sub> | V <sub>DDQ</sub> - 0.2 | V <sub>DDQ</sub>    | V     | 4, 5  |
| Output Low Voltage  | V <sub>OL2</sub> | Vss                    | 0.2                 | V     | 4, 6  |

#### Notes:

1.  $I_{OH} = (V_{DDQ}/2) / (RQ/5) + -15\% @ V_{OH} = V_{DDQ}/2$  (for:  $175\Omega \le RQ \le 350\Omega$ ).

2.  $I_{OL} = (V_{DDQ}/2) / (RQ/5) + -15\% @ V_{OL} = V_{DDQ}/2$  (for:  $175\Omega \le RQ \le 350\Omega$ ).

- 3. Parameter tested with RQ =  $250\Omega$  and V<sub>DDQ</sub> = 1.5 V or 1.8 V
- $4. \quad 0\Omega \leq \mathsf{RQ} \leq \infty \Omega$
- 5. I<sub>OH</sub> = -1.0 mA
- 6. I<sub>OL</sub> = 1.0 mA

### **Operating Currents**

|                                 |                  | Test Conditions                                                                                                                                           | -3              | 33               | -3              | 00                | -2              | 50                | -2              | 00               | -1              | 67                |       |
|---------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------|-----------------|-------------------|-----------------|-------------------|-----------------|------------------|-----------------|-------------------|-------|
| Parameter                       | Parameter Symbol |                                                                                                                                                           | 0<br>to<br>70°C | 40<br>to<br>85°C | 0<br>to<br>70°C | -40<br>to<br>85°C | 0<br>to<br>70°C | -40<br>to<br>85°C | 0<br>to<br>70°C | 40<br>to<br>85°C | 0<br>to<br>70°C | -40<br>to<br>85°C | Notes |
| Operating Current (x36):<br>DDR | I <sub>DD</sub>  | V <sub>DD</sub> = Max, I <sub>OUT</sub> = 0 mA<br>Cycle Time ≥ t <sub>KHKH</sub> Min                                                                      | TBD             | TBD              | TBD             | TBD               | TBD             | TBD               | TBD             | TBD              | TBD             | TBD               | 2, 3  |
| Operating Current (x18):<br>DDR | I <sub>DD</sub>  | V <sub>DD</sub> = Max, I <sub>OUT</sub> = 0 mA<br>Cycle Time ≥ t <sub>KHKH</sub> Min                                                                      | TBD             | TBD              | TBD             | TBD               | TBD             | TBD               | TBD             | TBD              | TBD             | TBD               | 2, 3  |
| Operating Current (x9):<br>DDR  | I <sub>DD</sub>  | V <sub>DD</sub> = Max, I <sub>OUT</sub> = 0 mA<br>Cycle Time ≥ t <sub>KHKH</sub> Min                                                                      | TBD             | TBD              | TBD             | TBD               | TBD             | TBD               | TBD             | TBD              | TBD             | TBD               | 2, 3  |
| Operating Current (x8):<br>DDR  | I <sub>DD</sub>  | V <sub>DD</sub> = Max, I <sub>OUT</sub> = 0 mA<br>Cycle Time ≥ t <sub>KHKH</sub> Min                                                                      | TBD             | TBD              | TBD             | TBD               | TBD             | TBD               | TBD             | TBD              | TBD             | TBD               | 2, 3  |
| Standby Current (NOP):<br>DDR   | I <sub>SB1</sub> | Device deselected, $I^{OUT} = 0 \text{ mA}, \text{ f} = \text{Max},$ All Inputs $\leq 0.2 \text{ V} \text{ or} \geq \text{V}_{\text{DD}} - 0.2 \text{ V}$ | TBD             | TBD              | TBD             | TBD               | TBD             | TBD               | TBD             | TBD              | TBD             | TBD               | 2, 4  |

#### Notes:

1. Power measured with output pins floating.

2. Minimum cycle,  $I_{OUT} = 0 \text{ mA}$ 

3. Operating current is calculated with 50% read cycles and 50% write cycles.

4. Standby Current is only after all pending read and write burst operations are completed.



# **AC Electrical Characteristics**

| Demonstern                                                                                          | Question                                 | -33   | 3    | -30   | 00   | -25   | 50   | -20   | 00   | -16   | 67   | 11    | es    |
|-----------------------------------------------------------------------------------------------------|------------------------------------------|-------|------|-------|------|-------|------|-------|------|-------|------|-------|-------|
| Parameter                                                                                           | Symbol                                   | Min   | Max  | Units | Notes |
| Clock                                                                                               |                                          |       | 1    |       | T    |       | 1    |       | 1    |       | T    | 1     |       |
| K, K. Clock Cycle Time<br>C, C Clock Cycle Time                                                     | <sup>t</sup> кнкн<br>t <sub>CHCH</sub>   | 3.0   | 4.5  | 3.3   | 4.5  | 4.0   | 8.4  | 5.0   | 8.4  | 6.0   | 8.4  | ns    |       |
| tKC Variable                                                                                        | t <sub>KCVar</sub>                       | _     | 0.2  | _     | 0.2  |       | 0.2  | _     | 0.2  | _     | 0.2  | ns    | 6     |
| K, $\overline{\underline{K}}$ Clock High Pulse Width C, C Clock High Pulse Width                    | t <sub>KHKL</sub><br>t <sub>CHCL</sub>   | 1.2   | _    | 1.32  | _    | 1.6   | _    | 2.0   | _    | 2.4   | _    | ns    |       |
| K, $\overline{\underline{K}}$ Clock Low Pulse Width C, C Clock Low Pulse Width                      | t <sub>KLKH</sub><br>t <sub>CLCH</sub>   | 1.2   | _    | 1.32  | _    | 1.6   | _    | 2.0   | _    | 2.4   | _    | ns    |       |
| K to <u>K</u> High<br>C to C High                                                                   | t <sub>кнкн</sub><br>t <sub>снсн</sub>   | 1.35  | _    | 1.49  | _    | 1.8   | _    | 2.2   | _    | 2.7   | _    | ns    |       |
| K to K High<br>C to C High                                                                          | t <sub>кнкн</sub><br>t <sub>снсн</sub>   | 1.35  | _    | 1.49  | _    | 1.8   | _    | 2.2   | _    | 2.7   | _    | ns    |       |
| K, $\overline{K}$ Clock High to C, $\overline{C}$ Clock High                                        | t <sub>KHCH</sub>                        | 0     | 0.8  | 0     | 0.8  | 0     | 1.8  | 0     | 2.3  | 0     | 2.8  | ns    |       |
| DLL Lock Time                                                                                       | t <sub>KCLock</sub>                      | 1024  | _    | 1024  | _    | 1024  | _    | 1024  | _    | 1024  | _    | cycle | 6     |
| K Static to DLL reset                                                                               | t <sub>KCReset</sub>                     | 30    | _    | 30    | _    | 30    | _    | 30    | _    | 30    | _    | ns    |       |
| Output Times                                                                                        | 1                                        |       | 1    |       |      |       | 1    |       | 1    |       |      | 1     |       |
| K, $\overline{\underline{K}}$ Clock High to Data Output Valid C, C Clock High to Data Output Valid  | t <sub>КНQV</sub><br>t <sub>CHQV</sub>   | _     | 0.45 | _     | 0.45 | _     | 0.45 | _     | 0.45 | _     | 0.5  | ns    | 4     |
| K, $\overline{\underline{K}}$ Clock High to Data Output Hold C, C Clock High to Data Output Hold    | t <sub>KHQX</sub><br>t <sub>CHQX</sub>   | -0.45 | _    | -0.45 | _    | -0.45 | _    | -0.45 | _    | -0.5  | _    | ns    | 4     |
| K, $\overline{\underline{K}}$ Clock High to Echo Clock Valid<br>C, C Clock High to Echo Clock Valid | t <sub>кнсаv</sub><br>t <sub>снсаv</sub> | _     | 0.45 | _     | 0.45 | _     | 0.45 | _     | 0.45 | _     | 0.5  | ns    |       |
| K, $\overline{\underline{K}}$ Clock High to Echo Clock Hold C, C Clock High to Echo Clock Hold      | t <sub>кнсах</sub><br>t <sub>снсах</sub> | -0.45 | _    | -0.45 | _    | -0.45 | _    | -0.45 | _    | -0.5  | _    | ns    |       |
| CQ, CQ High Output Valid                                                                            | t <sub>CQHQV</sub>                       | _     | 0.25 | _     | 0.27 |       | 0.30 | _     | 0.35 | _     | 0.40 | ns    | 8     |
| $CQ, \overline{CQ}$ High Output Hold                                                                | t <sub>санах</sub>                       | -0.25 | _    | -0.27 | _    | -0.30 | _    | -0.35 | _    | -0.40 | _    | ns    | 8     |
| CQ Phase Distortion                                                                                 | t <sub>санса</sub> н<br>t <u>са</u> нсан | 1.10  | _    | 1.24  | _    | 1.55  | _    | 1.95  | _    | 2.45  | _    | ns    |       |
| K Clock High to Data Output High-Z<br>C Clock High to Data Output High-Z                            | t <sub>KHQZ</sub><br>t <sub>CHQZ</sub>   | _     | 0.45 | _     | 0.45 | _     | 0.45 | _     | 0.45 | _     | 0.5  | ns    | 4     |
| K Clock High to Data Output Low-Z<br>C Clock High to Data Output Low-Z                              | t <sub>KHQX1</sub><br>t <sub>CHQX1</sub> | -0.45 | _    | -0.45 | _    | -0.45 | _    | -0.45 | _    | -0.5  | _    | ns    | 4     |
| Setup Times                                                                                         | 1                                        |       |      |       |      |       |      |       |      |       |      |       |       |
| Address Input Setup Time                                                                            | t <sub>AVKH</sub>                        | 0.4   | _    | 0.4   | _    | 0.5   | _    | 0.6   | _    | 0.7   | _    | ns    | 1     |
| Control Input Setup Time(R/ $\overline{W}$ ) ( $\overline{LD}$ )                                    | t <sub>IVKH</sub>                        | 0.4   | _    | 0.4   | _    | 0.5   | _    | 0.6   | _    | 0.7   | _    | ns    | 2     |
| Control Input Setup Time<br>(BWX) (NWX)                                                             | t <sub>IVKH</sub>                        | 0.28  | _    | 0.3   | _    | 0.35  | _    | 0.4   | _    | 0.5   | _    | ns    | 3     |
| Data Input Setup Time                                                                               | t <sub>DVKH</sub>                        | 0.28  | _    | 0.3   | _    | 0.35  | _    | 0.4   | _    | 0.5   | _    | ns    |       |



# AC Electrical Characteristics (Continued)

| Devemator                                      | Sumbol            | -333 |     | -300 |     | -250 |     | -20 | 0   | -16 | 7   | Units | Notes |
|------------------------------------------------|-------------------|------|-----|------|-----|------|-----|-----|-----|-----|-----|-------|-------|
| Parameter                                      | Symbol            | Min  | Max | Min  | Max | Min  | Max | Min | Max | Min | Max | Units | Not   |
| Hold Times                                     |                   |      |     |      |     |      |     |     |     |     |     |       |       |
| Address Input Hold Time                        | t <sub>KHAX</sub> | 0.4  | -   | 0.4  | _   | 0.5  | -   | 0.6 | -   | 0.7 | -   | ns    | 1     |
| Control Input Hold Time (R/W) (LD)             | t <sub>KHIX</sub> | 0.4  | _   | 0.4  | _   | 0.5  | _   | 0.6 | _   | 0.7 | _   | ns    | 2     |
| C <u>ontrol Input</u> Hold Time<br>(BWX) (NWX) | t <sub>KHIX</sub> | 0.28 | _   | 0.3  | _   | 0.35 | -   | 0.4 | -   | 0.5 | _   | ns    | 3     |
| Data Input Hold Time                           | t <sub>KHDX</sub> | 0.28 |     | 0.3  | _   | 0.35 | _   | 0.4 |     | 0.5 |     | ns    |       |

#### Notes:

1. All Address inputs must meet the specified setup and hold times for all latching clock edges.

2. Control singles are R/W, LD.

3. Control singles are BWO, BW1, and (NWO, NW1 for x8) and (BW2, BW3 for x36).

4. If C,  $\overline{C}$  are tied high, K,  $\overline{K}$  become the references for C,  $\overline{C}$  timing parameters

5. To avoid bus contention, at a given voltage and temperature tCHQX1 is bigger than tCHQZ. The specs as shown do not imply bus contention because tCHQX1 is a MIN parameter that is worst case at totally different test conditions (0°C, 1.9 V) than tCHQZ, which is a MAX parameter (worst case at 70°C, 1.7 V). It is not possible for two SRAMs on the same board to be at such different voltages and temperatures.

6. Clock phase jitter is the variance from clock rising edge to the next expected clock rising edge.

7. V<sub>DD</sub> slew rate must be less than 0.1 V DC per 50 ns for DLL lock retention. DLL lock time begins once V<sub>DD</sub> and input clock are stable.

8. Echo clock is very tightly controlled to data valid/data hold. By design, there is a ±0.1 ns variation from echo clock to data. The datasheet parameters reflect tester guard bands and test setup variations.









(HNOLOGY

© 2007, GSI Technology







*Preliminary* GS81302R08/09/18/36E-333/300/250/200/167





### **JTAG Port Operation**

### Overview

The JTAG Port on this RAM operates in a manner that is compliant with IEEE Standard 1149.1-1990, a serial boundary scan interface standard (commonly referred to as JTAG). The JTAG Port input interface levels scale with  $V_{DD}$ . The JTAG output drivers are powered by  $V_{DD}$ .

### Disabling the JTAG Port

It is possible to use this device without utilizing the JTAG port. The port is reset at power-up and will remain inactive unless clocked. TCK, TDI, and TMS are designed with internal pull-up circuits. To assure normal operation of the RAM with the JTAG Port unused, TCK, TDI, and TMS may be left floating or tied to either  $V_{DD}$  or  $V_{SS}$ . TDO should be left unconnected.

### JTAG Pin Descriptions

| Pin | Pin Name         | I/O | Description                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ТСК | Test Clock       | In  | Clocks all TAP events. All inputs are captured on the rising edge of TCK and all outputs propagate from the falling edge of TCK.                                                                                                                                                                                                                                                                                                             |
| TMS | Test Mode Select | In  | The TMS input is sampled on the rising edge of TCK. This is the command input for the TAP controller state machine. An undriven TMS input will produce the same result as a logic one input level.                                                                                                                                                                                                                                           |
| TDI | Test Data In     | In  | The TDI input is sampled on the rising edge of TCK. This is the input side of the serial registers placed between TDI and TDO. The register placed between TDI and TDO is determined by the state of the TAP Controller state machine and the instruction that is currently loaded in the TAP Instruction Register (refer to the TAP Controller State Diagram). An undriven TDI pin will produce the same result as a logic one input level. |
| TDO | Test Data Out    | Out | Output that is active depending on the state of the TAP state machine. Output changes in response to the falling edge of TCK. This is the output side of the serial registers placed between TDI and TDO.                                                                                                                                                                                                                                    |

### Note:

This device does not have a TRST (TAP Reset) pin. TRST is optional in IEEE 1149.1. The Test-Logic-Reset state is entered while TMS is held high for five rising edges of TCK. The TAP Controller is also reset automaticly at power-up.

### **JTAG Port Registers**

### Overview

The various JTAG registers, refered to as Test Access Port or TAP Registers, are selected (one at a time) via the sequences of 1s and 0s applied to TMS as TCK is strobed. Each of the TAP Registers is a serial shift register that captures serial input data on the rising edge of TCK and pushes serial data out on the next falling edge of TCK. When a register is selected, it is placed between the TDI and TDO pins.

### Instruction Register

The Instruction Register holds the instructions that are executed by the TAP controller when it is moved into the Run, Test/Idle, or the various data register states. Instructions are 3 bits long. The Instruction Register can be loaded when it is placed between the TDI and TDO pins. The Instruction Register is automatically preloaded with the IDCODE instruction at power-up or whenever the controller is placed in Test-Logic-Reset state.

### **Bypass Register**

The Bypass Register is a single bit register that can be placed between TDI and TDO. It allows serial test data to be passed through the RAM's JTAG Port to another device in the scan chain with as little delay as possible.



### **Boundary Scan Register**

The Boundary Scan Register is a collection of flip flops that can be preset by the logic level found on the RAM's input or I/O pins. The flip flops are then daisy chained together so the levels found can be shifted serially out of the JTAG Port's TDO pin. The Boundary Scan Register also includes a number of place holder flip flops (always set to a logic 1). The relationship between the device pins and the bits in the Boundary Scan Register is described in the Scan Order Table following. The Boundary Scan Register, under the control of the TAP Controller, is loaded with the contents of the RAMs I/O ring when the controller is in Capture-DR state and then is placed between the TDI and TDO pins when the controller is moved to Shift-DR state. SAMPLE-Z, SAMPLE/PRELOAD and EXTEST instructions can be used to activate the Boundary Scan Register.

### JTAG TAP Block Diagram



#### Identification (ID) Register

The ID Register is a 32-bit register that is loaded with a device and vendor specific 32-bit code when the controller is put in Capture-DR state with the IDCODE command loaded in the Instruction Register. The code is loaded from a 32-bit on-chip ROM. It describes various attributes of the RAM as indicated below. The register is then placed between the TDI and TDO pins when the controller is moved into Shift-DR state. Bit 0 in the register is the LSB and the first to reach TDO when shifting begins.



# ID Register Contents

|       | See BSDL Model |    |    |    |    |    |    |    |    |    |    |    |    | ED | EC | hno<br>Ve<br>Cod | nd |    |    |    |    | Presence Register |   |   |   |   |   |   |   |   |   |   |
|-------|----------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------------------|----|----|----|----|----|-------------------|---|---|---|---|---|---|---|---|---|---|
| Bit # | 31             | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16               | 15 | 14 | 13 | 12 | 11 | 10                | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|       | Х              | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х                | Х  | Х  | Х  | Х  | 0  | 0                 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |

### Tap Controller Instruction Set

### Overview

There are two classes of instructions defined in the Standard 1149.1-1990; the standard (Public) instructions, and device specific (Private) instructions. Some Public instructions are mandatory for 1149.1 compliance. Optional Public instructions must be implemented in prescribed ways. The TAP on this device may be used to monitor all input and I/O pads, and can be used to load address, data or control signals into the RAM or to preload the I/O buffers.

When the TAP controller is placed in Capture-IR state the two least significant bits of the instruction register are loaded with 01. When the controller is moved to the Shift-IR state the Instruction Register is placed between TDI and TDO. In this state the desired instruction is serially loaded through the TDI input (while the previous contents are shifted out at TDO). For all instructions, the TAP executes newly loaded instructions only when the controller is moved to Update-IR state. The TAP instruction set for this device is listed in the following table.



### JTAG Tap Controller State Diagram



#### Instruction Descriptions

#### **BYPASS**

When the BYPASS instruction is loaded in the Instruction Register the Bypass Register is placed between TDI and TDO. This occurs when the TAP controller is moved to the Shift-DR state. This allows the board level scan path to be shortened to facilitate testing of other devices in the scan path.

#### SAMPLE/PRELOAD

SAMPLE/PRELOAD is a Standard 1149.1 mandatory public instruction. When the SAMPLE / PRELOAD instruction is loaded in the Instruction Register, moving the TAP controller into the Capture-DR state loads the data in the RAMs input and I/O buffers into the Boundary Scan Register. Boundary Scan Register locations are not associated with an input or I/O pin, and are loaded with the default state identified in the Boundary Scan Chain table at the end of this section of the datasheet. Because the RAM clock is independent from the TAP Clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents while the input buffers are in transition (i.e. in a metastable state). Although allowing the TAP to sample metastable inputs will not harm the device, repeatable results cannot be expected. RAM input signals must be stabilized for long enough to meet the TAPs input data capture set-up plus hold time (tTS plus tTH). The RAMs clock inputs need not be paused for any other TAP operation except capturing the I/O ring contents into the Boundary Scan Register. Moving the controller to Shift-DR state then places the boundary scan register between the TDI and TDO pins.

#### EXTEST

EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register is loaded with all logic 0s. The EXTEST command does not block or override the RAM's input pins; therefore, the RAM's internal state is still determined by its input pins.



Typically, the Boundary Scan Register is loaded with the desired pattern of data with the SAMPLE/PRELOAD command. Then the EXTEST command is used to output the Boundary Scan Register's contents, in parallel, on the RAM's data output drivers on the falling edge of TCK when the controller is in the Update-IR state.

Alternately, the Boundary Scan Register may be loaded in parallel using the EXTEST command. When the EXTEST instruction is selected, the sate of all the RAM's input and I/O pins, as well as the default values at Scan Register locations not associated with a pin, are transferred in parallel into the Boundary Scan Register on the rising edge of TCK in the Capture-DR state, the RAM's output pins drive out the value of the Boundary Scan Register location with which each output pin is associated.

#### IDCODE

The IDCODE instruction causes the ID ROM to be loaded into the ID register when the controller is in Capture-DR mode and places the ID register between the TDI and TDO pins in Shift-DR mode. The IDCODE instruction is the default instruction loaded in at power up and any time the controller is placed in the Test-Logic-Reset state.

#### SAMPLE-Z

If the SAMPLE-Z instruction is loaded in the instruction register, all RAM outputs are forced to an inactive drive state (high-Z) and the Boundary Scan Register is connected between TDI and TDO when the TAP controller is moved to the Shift-DR state.

| Instruction    | Code | Description                                                                                                                    | Notes |
|----------------|------|--------------------------------------------------------------------------------------------------------------------------------|-------|
| EXTEST         | 000  | Places the Boundary Scan Register between TDI and TDO.                                                                         | 1     |
| IDCODE         | 001  | Preloads ID Register and places it between TDI and TDO.                                                                        | 1, 2  |
| SAMPLE-Z       | 010  | Captures I/O ring contents. Places the Boundary Scan Register between TDI and TDO.<br>Forces all RAM output drivers to High-Z. | 1     |
| GSI            | 011  | GSI private instruction.                                                                                                       | 1     |
| SAMPLE/PRELOAD | 100  | Captures I/O ring contents. Places the Boundary Scan Register between TDI and TDO.                                             | 1     |
| GSI            | 101  | GSI private instruction.                                                                                                       | 1     |
| GSI            | 110  | GSI private instruction.                                                                                                       | 1     |
| BYPASS         | 111  | Places Bypass Register between TDI and TDO.                                                                                    | 1     |

### **JTAG TAP Instruction Set Summary**

#### Notes:

1. Instruction codes expressed in binary, MSB on left, LSB on right.

2. Default instruction automatically loaded at power-up and in test-logic-reset state.



# JTAG Port Recommended Operating Conditions and DC Characteristics

| Parameter                              | Symbol            | Min.                  | Max.                  | Unit | Notes |
|----------------------------------------|-------------------|-----------------------|-----------------------|------|-------|
| Test Port Input Low Voltage            | V <sub>ILJ</sub>  | -0.3                  | 0.3 * V <sub>DD</sub> | V    | 1     |
| Test Port Input High Voltage           | V <sub>IHJ</sub>  | 0.7 * V <sub>DD</sub> | V <sub>DD</sub> +0.3  | V    | 1     |
| TMS, TCK and TDI Input Leakage Current | I <sub>INHJ</sub> | -300                  | 1                     | uA   | 2     |
| TMS, TCK and TDI Input Leakage Current | I <sub>INLJ</sub> | -1                    | 100                   | uA   | 3     |
| TDO Output Leakage Current             | I <sub>OLJ</sub>  | -1                    | 1                     | uA   | 4     |
| Test Port Output High Voltage          | V <sub>OHJ</sub>  | V <sub>DD</sub> – 0.2 | _                     | V    | 5, 6  |
| Test Port Output Low Voltage           | V <sub>OLJ</sub>  | _                     | 0.2                   | V    | 5, 7  |
| Test Port Output CMOS High             | V <sup>OHJC</sup> | V <sub>DD</sub> – 0.1 | _                     | V    | 5, 8  |
| Test Port Output CMOS Low              | V <sub>OLJC</sub> | _                     | 0.1                   | V    | 5, 9  |

Notes:

1. Input Under/overshoot voltage must be -1 V < Vi < V<sub>DDn</sub> +1 V not to exceed 2.9 V maximum, with a pulse width not to exceed 20% tTKC.

- 2.  $V_{ILJ} \le V_{IN} \le V_{DDn}$
- 3. 0 V  $\leq$  V<sub>IN</sub>  $\leq$  V<sub>ILJn</sub>
- 4. Output Disable,  $V_{OUT} = 0$  to  $V_{DDn}$
- 5. The TDO output driver is served by the  $V_{DD}$  supply.
- 6.  $I_{OHJ} = -2 \text{ mA}$
- 7.  $I_{OLI} = +2 \text{ mA}$
- 8.  $I_{OHJC} = -100 \text{ uA}$
- 9.  $I_{OLJC} = +100 \text{ uA}$

# **JTAG Port AC Test Conditions**

| Parameter              | Conditions              |
|------------------------|-------------------------|
| Input high level       | V <sub>DD</sub> – 0.2 V |
| Input low level        | 0.2 V                   |
| Input slew rate        | 1 V/ns                  |
| Input reference level  | V <sub>DD</sub> /2      |
| Output reference level | V <sub>DD</sub> /2      |

### Notes:

- 1. Include scope and jig capacitance.
- 2. Test conditions as shown unless otherwise noted.



\* Distributed Test Jig Capacitance



### JTAG Port Timing Diagram



### **JTAG Port AC Electrical Characteristics**

| Parameter             | Symbol | Min | Max | Unit |
|-----------------------|--------|-----|-----|------|
| TCK Cycle Time        | tTKC   | 50  | _   | ns   |
| TCK Low to TDO Valid  | tTKQ   | _   | 20  | ns   |
| TCK High Pulse Width  | tTKH   | 20  | _   | ns   |
| TCK Low Pulse Width   | tTKL   | 20  | _   | ns   |
| TDI & TMS Set Up Time | tTS    | 10  | _   | ns   |
| TDI & TMS Hold Time   | tTH    | 10  | _   | ns   |









# Ordering Information—GSI SigmaDDR-II SRAM

| Org     | Part Number1     | Туре                | Package      | Speed (MHz) | T <sub>A</sub> <sup>2</sup> |
|---------|------------------|---------------------|--------------|-------------|-----------------------------|
| 16M x 8 | GS81302R08E-333  | SigmaDDR-II B4 SRAM | 165-bump BGA | 333         | С                           |
| 16M x 8 | GS81302R08E-300  | SigmaDDR-II B4 SRAM | 165-bump BGA | 300         | С                           |
| 16M x 8 | GS81302R08E-250  | SigmaDDR-II B4 SRAM | 165-bump BGA | 250         | С                           |
| 16M x 8 | GS81302R08E-200  | SigmaDDR-II B4 SRAM | 165-bump BGA | 200         | С                           |
| 16M x 8 | GS81302R08E-167  | SigmaDDR-II B4 SRAM | 165-bump BGA | 167         | С                           |
| 16M x 8 | GS81302R08E-333I | SigmaDDR-II B4 SRAM | 165-bump BGA | 333         | I                           |
| 16M x 8 | GS81302R08E-300I | SigmaDDR-II B4 SRAM | 165-bump BGA | 300         | I                           |
| 16M x 8 | GS81302R08E-250I | SigmaDDR-II B4 SRAM | 165-bump BGA | 250         | I                           |
| 16M x 8 | GS81302R08E-200I | SigmaDDR-II B4 SRAM | 165-bump BGA | 200         | I                           |
| 16M x 8 | GS81302R08E-167I | SigmaDDR-II B4 SRAM | 165-bump BGA | 167         | I                           |
| 16M x 9 | GS81302R09E-333  | SigmaDDR-II B4 SRAM | 165-bump BGA | 333         | С                           |
| 16M x 9 | GS81302R09E-300  | SigmaDDR-II B4 SRAM | 165-bump BGA | 300         | С                           |
| 16M x 9 | GS81302R09E-250  | SigmaDDR-II B4 SRAM | 165-bump BGA | 250         | С                           |
| 16M x 9 | GS81302R09E-200  | SigmaDDR-II B4 SRAM | 165-bump BGA | 200         | С                           |
| 16M x 9 | GS81302R09E-167  | SigmaDDR-II B4 SRAM | 165-bump BGA | 167         | С                           |
| 16M x 9 | GS81302R09E-333I | SigmaDDR-II B4 SRAM | 165-bump BGA | 333         | I                           |
| 16M x 9 | GS81302R09E-300I | SigmaDDR-II B4 SRAM | 165-bump BGA | 300         | I                           |
| 16M x 9 | GS81302R09E-250I | SigmaDDR-II B4 SRAM | 165-bump BGA | 250         | I                           |
| 16M x 9 | GS81302R09E-200I | SigmaDDR-II B4 SRAM | 165-bump BGA | 200         | I                           |
| 16M x 9 | GS81302R09E-167I | SigmaDDR-II B4 SRAM | 165-bump BGA | 167         | I                           |
| 8M x 18 | GS81302R18E-333  | SigmaDDR-II B4 SRAM | 165-bump BGA | 333         | С                           |
| 8M x 18 | GS81302R18E-300  | SigmaDDR-II B4 SRAM | 165-bump BGA | 300         | С                           |
| 8M x 18 | GS81302R18E-250  | SigmaDDR-II B4 SRAM | 165-bump BGA | 250         | С                           |
| 8M x 18 | GS81302R18E-200  | SigmaDDR-II B4 SRAM | 165-bump BGA | 200         | С                           |
| 8M x 18 | GS81302R18E-167  | SigmaDDR-II B4 SRAM | 165-bump BGA | 167         | С                           |
| 8M x 18 | GS81302R18E-333I | SigmaDDR-II B4 SRAM | 165-bump BGA | 333         | I                           |
| 8M x 18 | GS81302R18E-300I | SigmaDDR-II B4 SRAM | 165-bump BGA | 300         | I                           |
| 8M x 18 | GS81302R18E-250I | SigmaDDR-II B4 SRAM | 165-bump BGA | 250         | I                           |
| 8M x 18 | GS81302R18E-200I | SigmaDDR-II B4 SRAM | 165-bump BGA | 200         | I                           |
| 8M x 18 | GS81302R18E-167I | SigmaDDR-II B4 SRAM | 165-bump BGA | 167         | I                           |
| 4M x 36 | GS81302R36E-333  | SigmaDDR-II B4 SRAM | 165-bump BGA | 333         | С                           |

### Notes:

1. For Tape and Reel add the character "T" to the end of the part number. Example: GS81302R36E-300T.

2. C = Commercial Temperature Range. I = Industrial Temperature Range.



# Ordering Information—GSI SigmaDDR-II SRAM

| Org     | Part Number1      | Туре                | Package                     | Speed (MHz) | T <sub>A</sub> <sup>2</sup> |
|---------|-------------------|---------------------|-----------------------------|-------------|-----------------------------|
| 4M x 36 | GS81302R36E-300   | SigmaDDR-II B4 SRAM | 165-bump BGA                | 300         | С                           |
| 4M x 36 | GS81302R36E-250   | SigmaDDR-II B4 SRAM | 165-bump BGA                | 250         | С                           |
| 4M x 36 | GS81302R36E-200   | SigmaDDR-II B4 SRAM | 165-bump BGA                | 200         | С                           |
| 4M x 36 | GS81302R36E-167   | SigmaDDR-II B4 SRAM | 165-bump BGA                | 167         | С                           |
| 4M x 36 | GS81302R36E-333I  | SigmaDDR-II B4 SRAM | 165-bump BGA                | 333         | I                           |
| 4M x 36 | GS81302R36E-300I  | SigmaDDR-II B4 SRAM | 165-bump BGA                | 300         | I                           |
| 4M x 36 | GS81302R36E-250I  | SigmaDDR-II B4 SRAM | 165-bump BGA                | 250         | I                           |
| 4M x 36 | GS81302R36E-200I  | SigmaDDR-II B4 SRAM | 165-bump BGA                | 200         | I                           |
| 4M x 36 | GS81302R36E-167I  | SigmaDDR-II B4 SRAM | 165-bump BGA                | 167         | I                           |
| 16M x 8 | GS81302R08GE-333  | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 333         | С                           |
| 16M x 8 | GS81302R08GE-300  | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 300         | С                           |
| 16M x 8 | GS81302R08GE-250  | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 250         | С                           |
| 16M x 8 | GS81302R08GE-200  | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 200         | С                           |
| 16M x 8 | GS81302R08GE-167  | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 167         | С                           |
| 16M x 8 | GS81302R08GE-333I | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 333         | I                           |
| 16M x 8 | GS81302R08GE-300I | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 300         | I                           |
| 16M x 8 | GS81302R08GE-250I | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 250         | I                           |
| 16M x 8 | GS81302R08GE-200I | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 200         | I                           |
| 16M x 8 | GS81302R08GE-167I | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 167         | I                           |
| 16M x 9 | GS81302R09GE-333  | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 333         | С                           |
| 16M x 9 | GS81302R09GE-300  | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 300         | С                           |
| 16M x 9 | GS81302R09GE-250  | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 250         | С                           |
| 16M x 9 | GS81302R09GE-200  | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 200         | С                           |
| 16M x 9 | GS81302R09GE-167  | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 167         | С                           |
| 16M x 9 | GS81302R09GE-333I | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 333         | I                           |
| 16M x 9 | GS81302R09GE-300I | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 300         | I                           |
| 16M x 9 | GS81302R09GE-250I | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 250         | I                           |
| 16M x 9 | GS81302R09GE-200I | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 200         | I                           |
| 16M x 9 | GS81302R09GE-167I | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 167         | I                           |
| 8M x 18 | GS81302R18GE-333  | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 333         | С                           |
| 8M x 18 | GS81302R18GE-300  | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 300         | С                           |
| 8M x 18 | GS81302R18GE-250  | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 250         | С                           |
| 8M x 18 | GS81302R18GE-200  | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 200         | С                           |

#### Notes:

1. For Tape and Reel add the character "T" to the end of the part number. Example: GS81302R36E-300T.

2. C = Commercial Temperature Range. I = Industrial Temperature Range.



# Ordering Information—GSI SigmaDDR-II SRAM

| Org     | Part Number1      | Туре                | Package                     | Speed (MHz) | T <sub>A</sub> <sup>2</sup> |
|---------|-------------------|---------------------|-----------------------------|-------------|-----------------------------|
| 8M x 18 | GS81302R18GE-167  | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 167         | С                           |
| 8M x 18 | GS81302R18GE-333I | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 333         | I                           |
| 8M x 18 | GS81302R18GE-300I | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 300         | I                           |
| 8M x 18 | GS81302R18GE-250I | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 250         | I                           |
| 8M x 18 | GS81302R18GE-200I | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 200         | I                           |
| 8M x 18 | GS81302R18GE-167I | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 167         | I                           |
| 4M x 36 | GS81302R36GE-333  | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 333         | С                           |
| 4M x 36 | GS81302R36GE-300  | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 300         | С                           |
| 4M x 36 | GS81302R36GE-250  | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 250         | С                           |
| 4M x 36 | GS81302R36GE-200  | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 200         | С                           |
| 4M x 36 | GS81302R36GE-167  | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 167         | С                           |
| 4M x 36 | GS81302R36GE-333I | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 333         | I                           |
| 4M x 36 | GS81302R36GE-300I | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 300         | I                           |
| 4M x 36 | GS81302R36GE-250I | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 250         | I                           |
| 4M x 36 | GS81302R36GE-200I | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 200         | I                           |
| 4M x 36 | GS81302R36GE-167I | SigmaDDR-II B4 SRAM | RoHS-compliant 165-bump BGA | 167         | I                           |

#### Notes:

1. For Tape and Reel add the character "T" to the end of the part number. Example: GS81302R36E-300T.

2. C = Commercial Temperature Range. I = Industrial Temperature Range.



# **Revision History**

| Rev. Code: Old; New | Types of Changes<br>Format or Content | Revisions                                                                                                                                                                                                                                                                                                                                     |
|---------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GS81302Rxx_r1       | Format                                | Creation of new datasheet                                                                                                                                                                                                                                                                                                                     |
| GS81302Rxx_r1.00a   | Content                               | Corrected Ordering Information Table                                                                                                                                                                                                                                                                                                          |
| GS81302Rxx_r1.01    | Content                               | <ul> <li>Revised Four Bank Depth Expansion Schematic</li> <li>Revised Power Up Information</li> <li>Updated AC Characteristics Table</li> <li>Updated 165 BGA Package Drawing</li> <li>Updated JTAG Operating Port Information</li> <li>(Rev1.01a: removed CQ reference from SAMPLE-Z section in JTAG Tap Instruction Set Summary)</li> </ul> |